Introduction to Advanced System-on-Chip Test Design and Optimization - Erik Larsson

Introduction to Advanced System-on-Chip Test Design and Optimization

(Autor)

Buch | Softcover
388 Seiten
2011 | Softcover reprint of hardcover 1st ed. 2005
Springer-Verlag New York Inc.
978-1-4419-5269-1 (ISBN)
160,49 inkl. MwSt
SOC test design and its optimization is the topic of Introduction to Advanced System-on-Chip Test Design and Optimization. The second part of the book discusses SOC related problems such as system modeling, test conflicts, power consumption, test access mechanism design, test scheduling and defect-oriented scheduling.
SOC test design and its optimization is the topic of Introduction to Advanced System-on-Chip Test Design and Optimization. It gives an introduction to testing, describes the problems related to SOC testing, discusses the modeling granularity and the implementation into EDA (electronic design automation) tools. The book is divided into three sections: i) test concepts, ii) SOC design for test, and iii) SOC test applications. The first part covers an introduction into test problems including faults, fault types, design-flow, design-for-test techniques such as scan-testing and Boundary Scan. The second part of the book discusses SOC related problems such as system modeling, test conflicts, power consumption, test access mechanism design, test scheduling and defect-oriented scheduling. Finally, the third part focuses on SOC applications, such as integrated test scheduling and TAM design, defect-oriented scheduling, and integrating test design with the core selection process.

Dr. Erik Larsson is an assistant professor at Linköpings University in Sweden, and he is an active member of the IEEE Testing and Circuits & Systems societies

Testing Concepts.- Design Flow.- Design for Test.- Boundary Scan.- SOC Design for Testability.- System Modeling.- Test Conflicts.- Test Power Dissipation.- Test Access Mechanism.- Test Scheduling.- SOC Test Applications.- A Reconfigurable Power-Conscious Core Wrapper and its Application to System-on-Chip Test Scheduling.- An Integrated Framework for the Design and Optimization of SOC Test Solutions.- Efficient Test Solutions for Core-Based Designs.- Core Selection in the SOC Test Design-Flow.- Defect-Aware Test Scheduling.- An Integrated Technique for Test Vector Selection and Test Scheduling under ATE Memory Depth Constraint.

Erscheint lt. Verlag 2.2.2011
Reihe/Serie Frontiers in Electronic Testing ; 29
Zusatzinfo XX, 388 p.
Verlagsort New York, NY
Sprache englisch
Maße 160 x 240 mm
Themenwelt Technik Elektrotechnik / Energietechnik
ISBN-10 1-4419-5269-1 / 1441952691
ISBN-13 978-1-4419-5269-1 / 9781441952691
Zustand Neuware
Haben Sie eine Frage zum Produkt?
Mehr entdecken
aus dem Bereich
DIN-Normen und Technische Regeln für die Elektroinstallation

von DIN; ZVEH; Burkhard Schulze

Buch | Softcover (2023)
Beuth (Verlag)
86,00